

SREE VIDYANIKETHAN ENGINEERING COLLEGE (Autonomous) Sree Sainath Nagar, A. Rangampet-517 102

**Department of Information Technology** 

## Lesson Plan cum Dairy 2016-17

Name of the Subject: Microprocessors and Interfacing (14BT50431)

Name of the faculty Member: Mr. Shaik Munwar & Mr. Bhasha

Class& Semester: III B.Tech – I Semester

Section: IT – A&B

| S.                                                                  | Торіс                                                       | No. of   | Book(s)  | Topics for self     |  |  |  |
|---------------------------------------------------------------------|-------------------------------------------------------------|----------|----------|---------------------|--|--|--|
|                                                                     |                                                             |          |          |                     |  |  |  |
|                                                                     | Evolution of Processors Architecture                        |          |          |                     |  |  |  |
| 1.                                                                  | of 8086 microprocessor Register                             | 2        |          |                     |  |  |  |
|                                                                     | organization                                                |          |          | 8085 Architecture   |  |  |  |
| 2.                                                                  | Special functions of general purpose                        | 1        | T1       | MP initiated        |  |  |  |
|                                                                     | registers, Memory segmentation                              | _        |          | operations.         |  |  |  |
| 3.                                                                  | Pin description                                             | 1        | T1       | Generation of these |  |  |  |
| 4.                                                                  | Minimum and maximum mode of                                 | 1        | T1, R2   | signals.            |  |  |  |
|                                                                     | operation of 8086                                           |          | ,        |                     |  |  |  |
| 5.                                                                  | Timing diagram                                              | 1        | T1       |                     |  |  |  |
| c                                                                   | Addressing modes, Assembler                                 | 1        | T1       |                     |  |  |  |
| 0.                                                                  | Directives                                                  |          |          |                     |  |  |  |
| 7.                                                                  | Instruction Set                                             | 1        | T1       |                     |  |  |  |
| 8.                                                                  | Simple Programs                                             | 2        | T1       |                     |  |  |  |
| 9.                                                                  | Procedures and Macros                                       | 1        | T1       |                     |  |  |  |
| Total periods required: 11                                          |                                                             |          |          |                     |  |  |  |
| UNIT -II: MEMORY INTERFACING, PRIORITY INTERRUPT CONTROLLER AND DMA |                                                             |          |          |                     |  |  |  |
| 10.                                                                 | Memory (static RAM and EPROM) and I/O interfacing with 8086 | 2        | R1       | Companies of        |  |  |  |
| 11.                                                                 | 8257 (DMA controller)                                       | 1        | T1, R1   |                     |  |  |  |
| 12.                                                                 | Interrupt structure, interrupt vector table                 | 2        | T1       | decoders: NAND, 3   |  |  |  |
| 13.                                                                 | 8259 Programmable Interrupt<br>Controller (PIC)             | 1        | T1       | 3625                |  |  |  |
| 14.                                                                 | Importance of cascading of PICs                             | 1        | T1       |                     |  |  |  |
|                                                                     | Total periods required:                                     | 07       |          |                     |  |  |  |
|                                                                     | UNIT III – 8255A AND                                        | ITS APPL | ICATIONS |                     |  |  |  |
|                                                                     | Types of communication-Serial and                           | 1        | T1       |                     |  |  |  |
| 15.                                                                 | parallel, Methods of parallel data                          |          |          | interfacing         |  |  |  |
|                                                                     | transfer                                                    |          |          | incentaeing         |  |  |  |
| 16.                                                                 | 8255A, Programmable peripheral                              | 2        | T1       |                     |  |  |  |
|                                                                     | Interface Internal block diagram                            |          |          |                     |  |  |  |
| 17.                                                                 | Operational modes and initialization                        | 1        |          |                     |  |  |  |
| 18.                                                                 | topper meter                                                | 3        | 11, KZ   |                     |  |  |  |
| Total parioda required                                              |                                                             |          |          |                     |  |  |  |
| INT – IV. SERIAL DATA COMMUNICATION AND STANDRADS                   |                                                             |          |          |                     |  |  |  |
| 19.                                                                 | Types of serial data transmission.                          | 2        | T1       | I2C, HPIB. GPIB.    |  |  |  |

| S.<br>No.                                                      | Торіс                                                                                                 | No. of<br>periods | Book(s)<br>followed | Topics for self<br>study |  |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------|---------------------|--------------------------|--|
|                                                                | synchronous and asynchronous                                                                          | -                 |                     | IEEE 488 Bus             |  |
| 20.                                                            | 8251 – USART                                                                                          | 2                 | T1                  |                          |  |
| 21.                                                            | Simple programs for sending and receiving characters with an 8251 (polling & interrupt basis)         | 2                 | Τ1                  |                          |  |
| 22.                                                            | Serial communication standard –<br>RS232C                                                             | 1                 | T1                  |                          |  |
| 23.                                                            | RS232C to TTL and TTL to RS232C conversion,                                                           | 1                 | T1                  |                          |  |
|                                                                | Total periods required:                                                                               | 08                |                     |                          |  |
| UNIT – V: 8031/51 Microcontroller Architecture and Programming |                                                                                                       |                   |                     |                          |  |
| 24.                                                            | Microcontrollers Vs. general purpose processors, Criterion for choosing microcontroller.              | 2                 | T2,R3               |                          |  |
| 25.                                                            | 8051 Architecture- Internal and external memories, Timers/Counters, Serial communication, Interrupts. | 2                 | T2,R3               | DC Motor Speed           |  |
| 26.                                                            | Addressing modes, Instruction set of 8051, simple programs using 8051                                 | 3                 | T2,R3               | Control                  |  |
| 27.                                                            | Timer Programming                                                                                     | 1                 | T2,R3               |                          |  |
| 28.                                                            | Serial port programming                                                                               | 2                 | T2,R3               |                          |  |
| 29.                                                            | Interrupts programming                                                                                | 2                 | T2,R3               |                          |  |
|                                                                | Total periods required:                                                                               | 12                |                     |                          |  |
| Grand total periods required:                                  |                                                                                                       | 45                |                     |                          |  |

## **TEXT BOOKS:**

- T1. Douglas V.Hall, **"Microprocessors and Interfacing: Programming and Hardware"**, revised 2<sup>nd</sup> edition, TMH.
- T2. Mazidi and Mazidi, "The 8051 Microcontroller and Embedded Systems", PHI, 2000.

## **REFERENCE BOOKS:**

- R1.A.K. Ray & K.M.Bhurchandi, "Advanced Microprocessors and Peripherals-Architecture, Programming and Interfacing", TMH, 2002.
- R2.Yu-cheng Liu, Glenn A. Gibson, "Microcomputer systems: The 8086/8088 Family architecture, Programming and Design", PHI, 2006.
- R3.Kenneth J. Ayala, **"The 8051 Microcontroller-Architecture, Programming & Applications",** Cengage learning, 3<sup>rd</sup> edition, 2004.